

### Description

The 853S202 is a 12:2 Differential-to-LVPECL Clock Multiplexer which can operate up to 3GHz. The 853S202 has twelve selectable differential clock inputs, any of which can be independently routed to either of the two LVDS outputs. The CLKx, nCLKx input pairs can accept LVPECL or LVDS levels. The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits.

#### **Features**

- · High speed 12.2 differential multiplexer
- Two differential 3.3V or 2.5V LVPECL outputs
- Twelve selectable differential clock or data inputs
- · CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS
- Maximum output frequency: 3GHz
- · Translates any single ended input signal to LVPECL levels with resistor bias on nCLKx input
- Propagation delay: 1.15ns (maximum)
- Input skew: 150ps (maximum)
- · Output skew: 50ps (maximum)
- · Part-to-part skew: 250ps (maximum)
- Additive phase jitter, RMS: 0.114ps (typical) @ 155.52MHz, 3.3V
- Full 3.3V or 2.5V operating supply mode
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging

## **Block Diagram**



## Pin Assignments





# **Pin Description and Pin Characteristic Tables**

**Table 1. Pin Descriptions** 

| Number                   | Name                                    | Ту     | pe                  | Description                                                                                                              |
|--------------------------|-----------------------------------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 1                        | CLK2                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 2                        | nCLK2                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                                       |
| 3,<br>4,<br>9,<br>10     | SELA_0,<br>SELA_1,<br>SELA_2,<br>SELA_3 | Input  | Pulldown            | Clock select pins for Bank A output pair. See Control Input Function Table. LVCMOS/LVTTL interface levels. See Table 3B. |
| 5, 18, 32, 43            | $V_{CC}$                                | Power  |                     | Power supply pins.                                                                                                       |
| 6, 7                     | QA, nQA                                 | Output |                     | Clock outputs. LVDS interface levels.                                                                                    |
| 8, 15, 22, 29,<br>39, 46 | V <sub>EE</sub>                         | Power  |                     | Power supply ground.                                                                                                     |
| 11                       | CLK3                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 12                       | nCLK3                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{\rm CC}/2$ default when left floating.                                           |
| 13                       | nCLK4                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{\rm CC}/2$ default when left floating.                                           |
| 14                       | CLK4                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 16                       | nCLK5                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                                       |
| 17                       | CLK5                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 19                       | OEA                                     | Input  | Pullup              | Output enable pin. Controls enabling and disabling of QA, nQA output pair. LVCMOS/LVTTL interface levels.                |
| 20                       | CLK6                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 21                       | nCLK6                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{\rm CC}/2$ default when left floating.                                           |
| 23                       | CLK7                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 24                       | nCLK7                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{\rm CC}/2$ default when left floating.                                           |
| 25                       | nCLK8                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                                       |
| 26                       | CLK8                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 27,<br>28,<br>33,<br>34  | SELB_3,<br>SELB_2,<br>SELB_1,<br>SELB_0 | Input  | Pulldown            | Clock select pins for Bank B output pair. See Control Input Function Table. LVCMOS/LVTTL interface levels. See Table 3C. |
| 30, 31                   | nQB, QB                                 | Output |                     | Clock outputs. LVDS interface levels.                                                                                    |
| 35                       | nCLK9                                   | Input  | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                                       |
| 36                       | CLK9                                    | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |
| 37                       | nCLK10                                  | Input  | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                                       |
| 38                       | CLK10                                   | Input  | Pulldown            | Non-inverting differential clock input.                                                                                  |



**Table 1. Pin Descriptions** 

| Number | Name   | Ту    | pe                  | Description                                                                                               |
|--------|--------|-------|---------------------|-----------------------------------------------------------------------------------------------------------|
| 40     | nCLK11 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                        |
| 41     | CLK11  | Input | Pulldown            | Non-inverting differential clock input.                                                                   |
| 42     | OEB    | Input | Pullup              | Output enable pin. Controls enabling and disabling of QB, nQB output pair. LVCMOS/LVTTL interface levels. |
| 44     | CLK0   | Input | Pulldown            | Non-inverting differential clock input.                                                                   |
| 45     | nCLK0  | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                        |
| 47     | CLK1   | Input | Pulldown            | Non-inverting differential clock input.                                                                   |
| 48     | nCLK1  | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 default when left floating.                        |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

**Table 2. Pin Characteristics** 

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 2       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

Table 3A. OEA, OEB Control Input Function Table

| Input    | Output               |
|----------|----------------------|
| OEA, OEB | QA, nQA, QB, nQB     |
| 0        | Disabled (Logic LOW) |
| 1        | Active (default)     |



Table 3B. SEL\_A Control Input Function Table

|        | Contro | ol Input |        | Innut Salasted to OA nOA  |
|--------|--------|----------|--------|---------------------------|
| SELA_3 | SELA_2 | SELA_1   | SELA_0 | Input Selected to QA, nQA |
| 0      | 0      | 0        | 0      | CLK0, nCLK0 (default)     |
| 0      | 0      | 0        | 1      | CLK1, nCLK1               |
| 0      | 0      | 1        | 0      | CLK2, nCLK2               |
| 0      | 0      | 1        | 1      | CLK3, nCLK3               |
| 0      | 1      | 0        | 0      | CLK4, nCLK4               |
| 0      | 1      | 0        | 1      | CLK5, nCLK5               |
| 0      | 1      | 1        | 0      | CLK6, nCLK6               |
| 0      | 1      | 1        | 1      | CLK7, nCLK7               |
| 1      | 0      | 0        | 0      | CLK8, nCLK8               |
| 1      | 0      | 0        | 1      | CLK9, nCLK9               |
| 1      | 0      | 1        | 0      | CLK10, nCLK10             |
| 1      | 0      | 1        | 1      | CLK11, nCLK11             |
| 1      | 1      | 0        | 0      | Output at logic LOW       |
| 1      | 1      | 0        | 1      | Output at logic LOW       |
| 1      | 1      | 1        | 0      | Output at logic LOW       |
| 1      | 1      | 1        | 1      | Output at logic LOW       |

Table 3C. SEL\_B Control Input Function Table

|        | Contro | ol Input |        | Innuit Selected to OA nOA |
|--------|--------|----------|--------|---------------------------|
| SELB_3 | SELB_2 | SELB_1   | SELB_0 | Input Selected to QA, nQA |
| 0      | 0      | 0        | 0      | CLK0, nCLK0 (default)     |
| 0      | 0      | 0        | 1      | CLK1, nCLK1               |
| 0      | 0      | 1        | 0      | CLK2, nCLK2               |
| 0      | 0      | 1        | 1      | CLK3, nCLK3               |
| 0      | 1      | 0        | 0      | CLK4, nCLK4               |
| 0      | 1      | 0        | 1      | CLK5, nCLK5               |
| 0      | 1      | 1        | 0      | CLK6, nCLK6               |
| 0      | 1      | 1        | 1      | CLK7, nCLK7               |
| 1      | 0      | 0        | 0      | CLK8, nCLK8               |
| 1      | 0      | 0        | 1      | CLK9, nCLK9               |
| 1      | 0      | 1        | 0      | CLK10, nCLK10             |
| 1      | 0      | 1        | 1      | CLK11, nCLK11             |
| 1      | 1      | 0        | 0      | Output at logic LOW       |
| 1      | 1      | 0        | 1      | Output at logic LOW       |
| 1      | 1      | 1        | 0      | Output at logic LOW       |
| 1      | 1      | 1        | 1      | Output at logic LOW       |



## **Absolute Maximum Ratings**

Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>          | 4.6V                            |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub>                  |                                 |
| Continuous Current                       | 50mA                            |
| Surge Current                            | 100mA                           |
| Package Thermal Impedance, $\theta_{JA}$ | 70.2°C/W (0 lfpm)               |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

### **DC Characteristic Tables**

Table 4A. Power Supply DC Characteristics,  $V_{CC}$  = 3.3V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Core Supply Voltage  |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current | No Load         |         | 85      | 95      | mA    |

### Table 4B. Power Supply DC Characteristics, $V_{CC}$ = 2.5V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Core Supply Voltage  |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub> | Power Supply Current | No Load         |         | 80      | 88      | mA    |

Table 4C. LVCMOS/LVTTL DC Characteristics,  $V_{CC}$  = 3.3V ± 5% or 2.5V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol          | Parameter         |                           | Test Conditions                                             | Minimum | Typical | Maximum               | Units |
|-----------------|-------------------|---------------------------|-------------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Vo     | Itaga                     | V <sub>CC</sub> = 3.3V                                      | 2.2     |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IH</sub> | Input High Vol    | itage                     | V <sub>CC</sub> = 2.5V                                      | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| V               | Input Low Voltage |                           | V <sub>CC</sub> = 3.3V                                      | -0.3    |         | 0.8                   | V     |
| $V_{IL}$        |                   |                           | V <sub>CC</sub> = 2.5V                                      | -0.3    |         | 0.7                   | V     |
|                 | Input High        | SELA_[3:0],<br>SELB_[3:0] | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V        |         |         | 150                   | μА    |
| IH              | Current           | OEA,<br>OEB               | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V        |         |         | 5                     | μА    |
| I <sub>IL</sub> | Input Low         | SELA_[3:0],<br>SELB_[3:0] | V <sub>CC</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -5      |         |                       | μА    |
|                 | Current           | OEA,<br>OEB               | V <sub>CC</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -150    |         |                       | μА    |



Table 4D. Differential DC Characteristics,  $V_{CC}$  = 3.3V ± 5% or 2.5V ± 5%,  $T_A$  = -40°C to 85°C

| Symbol           | Parameter               |                   | Test Conditions                                             | Minimum               | Typical | Maximum                | Units |
|------------------|-------------------------|-------------------|-------------------------------------------------------------|-----------------------|---------|------------------------|-------|
| I <sub>IH</sub>  | Input High              | CLK[0:11]         | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V        |                       |         | 150                    | μА    |
|                  | Current                 | nCLK[0:11]        | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V        |                       |         | 150                    | μА    |
|                  | Input Low               | CLK[0:11]         | V <sub>CC</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | <b>-</b> 5            |         |                        | μА    |
| I IIL            | Current                 | nCLK[0:11]        | V <sub>CC</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | <b>– 150</b>          |         |                        | μА    |
| V <sub>PP</sub>  | Peak-to-Peak            | Input Voltage;    |                                                             | 0.15                  |         | 1.5                    | V     |
| V <sub>CMR</sub> | Common Moo<br>NOTE 1, 2 | le Input Voltage: |                                                             | V <sub>EE</sub> + 0.5 |         | V <sub>CC</sub> – 0.85 | V     |

NOTE 1: Common mode voltage is defined as  $V_{\mbox{\scriptsize IH}}.$ 

NOTE 2: For single ended applications, the maximum input voltage for CLKx, nCLKx is  $V_{CC}$  + 0.3V.

Table 4E. LVPECL DC Characteristics,  $V_{CC}$  = 3.3V ± 5% or 2.5V,  $T_A$  = -40°C to 85°C

| Symbol             | Parameter                            | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|--------------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1          |                 | V <sub>CC</sub> – 1.2 |         | V <sub>CC</sub> – 0.8 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1           |                 | V <sub>CC</sub> – 2.0 |         | V <sub>CC</sub> – 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $\mbox{V}_{\mbox{CC}}$  – 2V.



### **AC Characteristics Table**

Table 5A. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                          | Parameter                                                                               | Test Conditions                                   | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                | Output Frequency                                                                        |                                                   |         |         | 3       | GHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                                   | 450     | 600     | 850     | ps    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                                   | 450     | 600     | 850     | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3                                                                  |                                                   |         | 14      | 50      | ps    |
| tsk(i)                          | Input Skew; NOTE 3                                                                      |                                                   |         | 30      | 150     | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4                                                            |                                                   |         |         | 250     | ps    |
| fjit                            | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>section, NOTE 5 | 155.52MHz,<br>Integration Range:<br>12kHz - 20MHz |         | 0.114   | 0.152   | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                        | 55      |         | 250     | ps    |
| odc                             | Output Duty Cycle; NOTE 6                                                               |                                                   | 40      | 50      | 60      | %     |
| MUX <sub>ISOLATION</sub>        | MUX Isolation                                                                           | f <sub>OUT</sub> < 1.2GHz                         |         | 75      |         | dB    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range. Note that phase noise may increase slightly with higher operating temperature. However, they will remain in spec as long as the maximum transistor junction temperature is not violated. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from  $V_{CC}/2$  of the input to  $V_{CC}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>CC</sub> /2.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions.

Using the same type of input on each device, the output is measured at  $V_{CC}/2$ .

NOTE 5: Driving only one input clock.

NOTE 6: The output duty cycle will depend on the input duty cycle.



Table 5B. AC Characteristics,  $V_{CC}$  = 2.5V ± 5%,  $T_A$  = -40°C to 85°C

| Symbol                          | Parameter                                                                               | Test Conditions                                   | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                | Output Frequency                                                                        |                                                   |         |         | 3       | GHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                                   | 450     | 630     | 875     | ps    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                                   | 450     | 630     | 875     | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3                                                                  |                                                   |         | 14      | 50      | ps    |
| tsk(i)                          | Input Skew; NOTE 3                                                                      |                                                   |         | 35      | 150     | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4                                                            |                                                   |         |         | 250     | ps    |
| fjit                            | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>section, NOTE 5 | 155.52MHz,<br>Integration Range:<br>12kHz - 20MHz |         | 0.147   | 0.215   | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                        | 55      |         | 250     | ps    |
| odc                             | Output Duty Cycle; NOTE 6                                                               |                                                   | 40      | 50      | 60      | %     |
| MUXISOLATION                    | MUX Isolation                                                                           | f <sub>OUT</sub> < 1.2GHz                         |         | 75      |         | dB    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range. Note that phase noise may increase slightly with higher operating temperature. However, they will remain in spec as long as the maximum transistor junction temperature is not violated. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- NOTE 1: Measured from  $V_{CC}/2$  of the input to  $V_{CC}/2$  of the output.
- NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>CC</sub> /2.
- NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions.

Using the same type of input on each device, the output is measured at V<sub>CC</sub>/2.

- NOTE 5: Driving only one input clock.
- NOTE 6: The output duty cycle will depend on the input duty cycle.



## Additive Phase Jitter (3.3V)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise

floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

Measured using the Rhode & Schwartz SMA100 as the input source.



### Additive Phase Jitter (2.5V)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise

floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

Measured using the Rhode & Schwartz SMA100 as the input source.



## **Parameter Measurement Information**





### 3.3V Output Load Test Circuit



2.5V Output Load Test Circuit



**Differential Input Level** 



Part-to-Part Skew



**Output Skew** 

**Propagation Delay** 



# **Parameter Measurement Information, continued**



### **Output Duty Cycle/Pulse Width/Period**



Output Rise/Fall Time



**Input Skew** 



## **Applications Information**

### Recommendations for Unused Input and Output Pins

#### Inputs:

#### **CLK/nCLK Inputs**

For applications requiring only one differential input, the unused CLK and nCLK input can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK pin to ground.

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached

### Wiring the Differential Input to Accept Single-Ended Levels

Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission

line impedance. For most  $50\Omega$  applications, R3 and R4 can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>CC</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels



### 3.3V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 2A to 2C show interface examples for the CLK/nCLK input driven by the most common driver types. The input

interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 2A. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2C. CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



### 2.5V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL and other differential signals. Both  $\rm V_{SWING}$  and  $\rm V_{OH}$  must meet the  $\rm V_{PP}$  and  $\rm V_{CMR}$  input requirements. Figures 3A to 3C show interface examples for the CLK/nCLK input driven by the most common driver types. The input

interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 3A. CLK/nCLK Input Driven by a 2.5V LVPECL Driver





Figure 3C. CLK/nCLK Input Driven by a 2.5V LVDS Driver



### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 4A. 3.3V LVPECL Output Termination



Figure 4B. 3.3V LVPECL Output Termination



## **Termination for 2.5V LVPECL Outputs**

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC}$  – 2V. For  $V_{CC}$  = 2.5V, the  $V_{CC}$  – 2V is very close to ground

level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*.



Figure 5A. 2.5V LVPECL Driver Termination Example



Figure 5B. 2.5V LVPECL Driver Termination Example



Figure 5C. 2.5V LVPECL Driver Termination Example



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 853S202. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 853S202 is the sum of the core power plus the power dissipation in the load(s).

The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 94mA = 325.71mW
- Power (outputs)<sub>MAX</sub> = 29.4mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 29.4mW = 58.8mW

Total Power (3.465V, with all outputs switching) = 325.71W + 58.8mW = 384.51mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 70.2°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 48 Lead LQFP, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 70.2°C/W | 60.4°C/W | 56.9°C/W |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

The LVPECL output driver circuit and termination are shown in Figure 4.



Figure 4. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CC\_MAX</sub> 0.8V
   (V<sub>CC\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.8V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.7V$  $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.8V)/50\Omega] * 0.8V = 19.20mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.20mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 29.4mW



### **Reliability Information**

### Table 7. $\theta_{JA}$ vs. Air Flow Table for a 48 Lead LQFP

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 70.2°C/W | 60.4°C/W | 56.9°C/W |  |

#### **Transistor Count**

The transistor count for 853S202 is: 8,537

## **Package Outline Drawings**

The package outline drawings are located at the end of this document. The package information is the most current data available.

### **Ordering Information**

#### **Table 9. Ordering Information**

| Orderable Part Number | Marking      | Package             | Carrier Type  | Temperature   |
|-----------------------|--------------|---------------------|---------------|---------------|
| 853S202AYILF          | ICS53S202AIL | Lead-Free 7 x 7 mm, | Tray          | -40°C to 85°C |
| 853S202AYILFT         | ICS53S202AIL | 1.4 pitch 48-LQFP   | Tape and Reel | -40°C to 85°C |

## **Revision History**

| Revision Date   | Description of Change                                                                                                                                                                                                                                            |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 23, 2018   | <ul> <li>Updated the maximum values for tp<sub>LH</sub> and tp<sub>HL</sub> in Table 5A and Table 5B</li> <li>Updated the package outline drawings; however, no technical changes</li> <li>Completed other minor improvements throughout the document</li> </ul> |
| October 4, 2016 | <ul> <li>Corrected Tape &amp; Reel Orderable Part Number.</li> <li>Deleted "ICS" prefix and "I" suffix from the part number.</li> <li>Updated datasheet header/footer.</li> </ul>                                                                                |



Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support www.IDT.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its affiliated companies (herein referred to as "IDT") reserve the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Integrated Device Technology, Inc.. All rights reserved.



|         | PR/PRG32        |          |      |                  |  |  |
|---------|-----------------|----------|------|------------------|--|--|
| S Y M B | JEDEC VARIATION |          |      | N                |  |  |
| B<br>B  | BBA             |          |      | N<br>D<br>T<br>E |  |  |
| L       | MIN             | NOM      | MAX  | E                |  |  |
| Α       | _               | _        | 1.60 |                  |  |  |
| A1      | .05             | .10      | .15  |                  |  |  |
| A2      | 1.35            | 1.40     | 1.45 |                  |  |  |
| D       | Ć               | 9.00 BSC |      | 4                |  |  |
| D1      |                 | 7.00 BSC | :    | 5,2              |  |  |
| Е       | 9.00 BSC        |          |      | 4                |  |  |
| E1      |                 | 7.00 BSC | :    | 5,2              |  |  |
| N       |                 | 32       |      |                  |  |  |
| е       | .80 BSC         |          |      |                  |  |  |
| b       | .30             | .45      | 7    |                  |  |  |
| b1      | .30             | .35      | .40  |                  |  |  |
| ccc     | _               | _        | .10  |                  |  |  |
| ddd     | _               | _        | .20  |                  |  |  |

| PR/PRG48         |                   |          |      |             |
|------------------|-------------------|----------|------|-------------|
| S<br>M<br>B<br>L | S JEDEC VARIATION |          |      | N           |
| M<br>B           |                   | BBC      |      | N<br>T<br>E |
| L                | MIN               | NOM      | MAX  | E           |
| Α                | _                 | -        | 1.60 |             |
| A1               | .05               | .10      | .15  |             |
| A2               | 1.35              | 1.40     | 1.45 |             |
| D                | 9.00 BSC          |          |      | 4           |
| D1               |                   | 7.00 BSC |      |             |
| Ε                | 9.00 BSC          |          |      | 4           |
| E1               | -                 | 7.00 BSC | )    | 5,2         |
| N                |                   | 48       |      |             |
| е                | .50 BSC           |          |      |             |
| b                | .17 .22 .27       |          |      | 7           |
| b1               | .17               | .20      | .23  |             |
| ccc              | _                 | _        | .08  |             |
| ddd              | 08                |          |      |             |

### NOTES:

- ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1982
- TOP PACKAGE MAY BE SMALLER THAN BOTTOM PACKAGE BY .15 mm
- DATUMS A-B AND -D- TO BE DETERMINED AT DATUM PLANE -H-
- DIMENSIONS D AND E ARE TO BE DETERMINED AT SEATING PLANE -C-
- DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS .25 mm PER SIDE. D1 AND E1 ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH
- DETAILS OF PIN 1 IDENTIFIER IS OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION IS .08 mm IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.
- EXACT SHAPE OF EACH CORNER IS OPTIONAL
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .10 AND .25 mm FROM THE LEAD TIP
- 10 ALL DIMENSIONS ARE IN MILLIMETERS
- THIS OUTLINE CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MS-026, 11 VARIATIONS BBA & BBC.

|     | REVISIONS                    |          |          |
|-----|------------------------------|----------|----------|
| REV | DESCRIPTION                  | DATE     | APPROVED |
| 00  | INITIAL RELEASE              | 10/15/95 | TU VU    |
| 01  | ADD "GREEN" PRG NOMENCLATURE | 10/08/04 | TU VU    |
| 02  | ADDED 48 LEAD                | 10/13/06 | PKP      |
| 03  | ADDED PACKAGE CODE           | 12/12/12 | RC       |

FAX: (408) 284-3572

REV

03

SHEET 2 OF 2

www.IDT.com

SIZE DRAWING No.

DO NOT SCALE DRAWING

C

TITLE PR/PRG PACKAGE OUTLINE

1.00/.10 FORM

7.0 X 7.0 X 1.4 mm TQFP

PSC-4052



xxxx+

CHECKED

APPROVALS DATE DRAWN TV 10/15/95